

# REPETITIVE CURRENT CONTROL TOPOLOGY FOR GRID-CONNECTED BOOST-HALF-BRIDGE PHOTOVOLTAIC MICRO INVERTER

# A RAJASEKHAR<sup>1</sup>, C R HEMAVATHI<sup>2</sup> & G JAYA KRISHNA<sup>3</sup>

<sup>1</sup>Department of Electrical and Electronics Engineering, Siddartha Institute of Engineering and Technology, Puttur, India <sup>2,3</sup>Department of Electrical and Electronics Engineering, Siddarth Institute of Engineering and Technology, Puttur, India

# ABSTRACT

This paper presents a novel Repetitive Current control topology for grid-connected boost half- bridge photovoltaic (PV) micro inverter system. To reduce the cost, easy control, improving efficiency, and high reliability, boost-half-bridge dc–dc converter using minimal devices is introduced to interface the low-voltage PV module. A full-bridge inverter with pulse width-modulator is cascaded and injects synchronized sinusoidal current to the grid. In addition, a plug-in repetitive current controller based on a fourth-order linear phase IIR filter is proposed to regulate the grid current. Through this approach we obtained high power factor and very low total harmonic distortions under both heavy load and light load conditions. Dynamic stiffness is obtained when load or solar irradiance is changing rapidly. In addition, the dynamic behavior of the boost-half-bridge dc–dc converter is analyzed; a customized maximum power point tracking (MPPT) method, which generates a ramp-changed PV voltage reference, is developed accordingly. Variable step size is embrace such that fast tracking speed and high MPPT efficiency are both obtained. Simulation results are provided to verify the validity and performance of the circuit operations, current control, and MPPT algorithm.

KEYWORDS: Repetitive Current Control Topology, MPPT Algorithm, Fourth-Order Linear Phase

### **INTRODUCTION**

The future trend for single-phase grid-connected photovoltaic (PV) power systems for reduction of mis matches of among PV modules, optimal design of individual PV-module, improving the maximum power point tracking the concept of micro inverter (also known as module integrated converter/inverter) is become more popular. In general, a PV micro inverter system is frequently supplied by a low-voltage solar panel, which needs a high-voltage step-up ratio to produce desired output ac voltage [1]–[3]. So, a dc–dc converter cascaded by an inverter is the most popular topology, in which a HF transformer is often implemented within the dc–dc conversion stage [4]–[10]. For implementation of pulse width modulation (PWM) techniques to the PV micro inverter system, two major categories are attracting most of the attentions. In the first, PWM control is applied to both the dc–dc converter and the inverter [4]–[6]. However, a constant voltage dc link decouples the power flow in the two stages such that the dc input is not affected by the double-line-frequency power ripple become visible at the ac side. In the second configuration utilizes a quasi-sinusoidal PWM method to control the dc–dc converter in order to generate a rectified sinusoidal current (or voltage) to attain the sinusoidal form synchronized with the grid [7]–[10]. Even though the latter has the advantage of higher conversion efficiency because of the elimination of HF switching losses at the inverter, the double line- frequency power ripple must be all absorbed by the dc input capacitor, formulating the MPPT efficiency (defined as the ratio of the energy drawn by the PV inverter within a certain measuring

period at the steady state to the theoretical available energy from the PV module) compromised unless a very large capacitance is used. Like wise, the dc–dc conversion stage requires more challenging control techniques to meet the grid current regulation requirement. Hence, in terms of the MPPT performance and output current quality, the first category of PV micro inverter is more appropriate and will be espoused in this paper. A boost dual-half-bridge dc–dc converter for bidirectional power conversion applications was first proposed in [11] and then further examined in [12]–[14]. It integrates the boost converter and the dual-half-bridge converter together by using minimal number of devices. High efficiency is attainable when the zero-voltage switching (ZVS) technique is adopted. By put back of the secondary half bridge through a diode voltage doublers, a new boost-half-bridge converter can be derived for unidirectional power conversions [15]. In this paper, the boost half-bridge converter is included as the dc–dc conversion stage for the grid-connected PV micro inverter system. Assistance from its circuit simplicity, ease of control, and minimal semiconductor devices, the hopeful features such as low cost, high efficiency, and high reliability are obtained.

A full-bridge PWM inverter through an output *LCL* filter is incorporated to inject synchronized sinusoidal current to the grid. In general, its performance is estimated by the output current total harmonic distortions (THDs), power factor, and dynamic response. Repetitive control (RC) is known as an effective solution for removing of periodic harmonic errors and has been previously investigated and validated in the uninterruptible power system (UPS) systems [16]–[24], active power filters [25]–[28], boost-based PFC circuits [29], and grid connected inverters/PWM rectifiers [30]–[32]. In [24], a fourth order linear-phase IIR filter has been manufactured for the RC based UPS systems. This IIR filter is executed to obtain very high system open-loop gains at a large number of harmonic frequencies such that the harmonic rejection capability is greatly enhanced. In this paper, a plug-in repetitive current controller is proposed. It is unruffled of a proportional part and an RC part, to which the IIR filter in [24] is accommodated. The proposed current controller demonstrates the following superior features:

- High power factor is obtained;
- Current harmonic distortions (up to the 13th-order) caused by the grid voltage no ideality are minimized;
- Outstanding current regulation is guaranteed within a wide range of load conditions;
- Fast dynamic response is achieved during the transients of load or solar irradiance change.

MPPT is carry out by the boost-half-bridge dc–dc converter. Numerous MPPT techniques have been studied and validated, for example, perturb and observe (P&O) method [35]–[38], incremental conductance method [39], ripple correlation method [40], reduced current sensor method [41], etc. Different techniques have exposed different tradeoffs among the steady-state MPPT efficiency, the transient tracking speed, and the control complexity [42], [43]. Another grave concern for MPPT implementation is the dynamics of the particular converter adopted.

In [37], an optimal P&O method has been developed to bound the negative effect of the converter dynamic responses on the MPPT efficiency. In [38], a closed-loop control technique has been proposed to reduce the PV voltage oscillation. However, the converter dynamic behavior related with the MPPT operation can also influence the converter efficiency and functioning, which has been rarely discussed previously. For example, the MPPT methods with step-changed perturbations on the PV voltage (or current) or the converter duty cycle periodically may sometimes Leeds to problems such as inrush current, *LC* oscillation, magnetic saturation, etc.

These undesirable transient responses can causes the higher power losses or even circuit malfunctioning, and of course, they are different from case to case. In this paper, the dynamics of the boost-half-bridge converter is vigilantly studied for guiding the MPPT design. A customized MPPT creating a ramp-changed PV voltage is then developed for practice. In addition, for the reason of fast tracking and high MPPT efficiency, the power–voltage (P-V) curve of the PV module is divided into three different operation zones, where the MPPT step size is varied accordingly.

### **BOOST-HALF-BRIDGE PV MICRO INVERTER**

The boost-half-bridge micro inverter topology for grid connected PV systems is shown in Figure 1. It is collected of two decoupled power processing stages. In the front-end dc-dc converter, a conventional boost converter is changed by splitting the output dc capacitor into two separate ones. Cin and Lin denote the input capacitor and boost inductor, respectively. The center taps of the two MOSFETs (S1 and S2) and the two output capacitors (C1 and C2) are linked to the primary terminals of the transformer Tr, just like a half bridge type. The transformer leakage inductance reflected to the primary is represented by Ls and the transformer turns ratio is 1: n. A voltage doubler unruffled of two diodes (D1 and D2) and two capacitors (C3 and C4) is incorporated to rectify the transformer secondary voltage to the inverter dc link. A full-bridge inverter unruffled of four MOSFETs (S3–S6) using synchronized PWM control behaves as the dc–ac conversion stage. Sinusoidal current with a unity power factor is supplied to the grid through a third-order LCL filter (Lo1, Lo2, and Co). Other symbolic representations are defined as follows. The duty cycle of S1 is denoted by d1.

The switching period of the boost half- bridge converter is Tsw1. The PV current and voltage are represented by iPV and vPV, respectively. The voltages across C1, C2, C3, and C4 are indicated by vc1, vc2, vc3, and vc4, respectively. The transformer primary voltage, secondary voltage, and primary current are indicated as vr1, vr2, and ir1, respectively. The low-voltage side (LVS) dc-link voltage is vdc1 and the high voltage side (HVS) dc-link voltage is vdc2. The switching period of the full bridge inverter is Tsw2. The output ac currents at the inverter side and the grid side are indicated by iinv and ig, respectively. The grid voltage is vg.

The boost-half-bridge converter is controlled by S1 and S2 with corresponding duty cycles. Neglect all the switching dead bands for easy purpose. The idealized transformer working performance waveforms are illustrated in Figure 2. When S1 is ON and S2 is OFF, vr1 equals to vc1. When S1 is OFF and S2 is ON, vr1 equals to -vc2. At the steady state, the transformer volt-second is being automatically balanced. And also represented as the primary volt-second A1 (positive section) and A2 (negative section) are equal, so are the secondary volt-sec A3 (positive section) and A4 (negative section). Normally, D1 and D2 are ON and OFF in a related manner as S1 and S2, but with a phase delay tpd due to the transformer leakage inductance. Ideally, the transformer current waveform is evaluated by the relationships of vc1 - -vc4, the leakage inductance Ls, the phase delay tpd, and S1's turn-ON time d1Tsw1 [12].

In order to obtain an optimal efficiency of the boost-half-bridge converter, the ZVS techniques can be considered for practical implementation, as guided by [12]. It is importance noting that engineering tradeoffs must be made among the reduced switching losses and increased conduction losses when soft switching is implemented. For simplicity, hard switching is implemented and the transformer leakage inductance is regarded as small sufficient in this paper. Therefore, (1) and (2) can be obtained as follows:

$$v_{c1} = \frac{(1-d_1)}{d_1} v_{\rm PV} \qquad v_{c2} = v_{\rm PV} \qquad v_{\rm dc1} = \frac{v_{\rm PV}}{d_1} \tag{1}$$
$$v_{c3} = \frac{n(1-d_1)}{d_1} v_{\rm PV} \qquad v_{c4} = nv_{\rm PV} \qquad v_{\rm dc2} = \frac{nv_{\rm PV}}{d_1}. \tag{2}$$



Figure 1: Topology of the Boost-Half-Bridge PV Micro Inverter



Figure 2: Idealized Transformer Voltage and Current

When observing from the full-bridge inverter, the boost-half bridge converter just operates similarly as a conventional boost converter, but with the extra benefits of the galvanic isolation as well as the high step-up ratio. The simple circuit topology with minimal use of semiconductor devices exhibits a low total cost and good reliability.

# SYSTEM CONTROL DESCRIPTION

An all-digital approach is implemented for the control of the boost half- bridge PV micro inverter system, as shown in Figure 3. The PV voltage vPV and current *i*PV are both measured for calculation of the instantaneous PV power  $P_{pv}$ , the PV power variation  $\Delta P$ PV, and the PV voltage variation  $\Delta v$ PV. The MPPT function block evaluates a reference v\*PV for the inner loop of the PV voltage regulation, which is executed by the dc–dc converter. At the inverter side, the grid voltage vg is measured to perfect the instantaneous sinusoidal angle  $\theta g$ , which is commonly known as the phase lock loop (PLL). The inverter output current *i*inv is pre filtered by a first-order low-pass filter on the sensing circuitry to remove the HF noises.

The filter output *i* inv is then fed back to the plug-in repetitive controller for the inner loop control. Either vdc1 or vdc2 can be measured for the dc-link voltage regulation as the outer loop. In practice, the LVS dc-link voltage vdc1 is regulated for reducing the cost. The grid current and the LVS dc link voltage references are denoted by i\* inv and v\* dc1, respectively.

In turn to achieve fast dynamic responses of the grid current and also the dc-link voltage, a current reference feed forward is added in accordingly to the input PV power *P*PV. The magnitude of the current feed forward is expressed as follows:

$$|i_{\rm inv}|_{ff} = \frac{2P_{\rm PV}}{|v_g|} \tag{3}$$

www.iaset.us

Where |vg| is the magnitude of the grid voltage and can be evaluated by

$$|v_g| = \frac{1}{2} \int_0^\pi v_g d\theta_g. \tag{4}$$

### PLUG-IN REPETITIVE CURRENT CONTROLLER

Up to now, using an *LCL* filter in a grid-connected inverter system has been predictable as an effective solution to reduce current harmonics around the switching frequency, increase the system dynamic response, and decrease the total size and cost [44]. Typically, an un damped *LCL* filter shows a sharp *LC* resonance peak, which indicates a potential stability issue for the current regulator construction. Therefore, either passive damping or active damping techniques can be espoused to attenuate the resonance peak below 0 dB [45], [46]. Alternatively, a current regulator without introducing any damping method can also be stabilized, as long as the *LCL* parameters and the current sensor location are correctly selected [47]. In this paper, the *LCL* parameters are selected by as per the guidelines provided in [44] and [47]. The current sensor is placed at the inverter side as a substitute of the grid side. Resultantly, no damping techniques are wanted such that the current control is more simplified. Table 1 summarizes the key parameters of the full-bridge inverter.

### • Plant Transfer Function

The control-output-to-inverter-current transfer function in the continuous time domain can be validated as (5), where r1 and r2 represent the equivalent series resistance of Lo1 and Lo2, accordingly. Based on the power loss estimation of the inductors,  $r1 = 1.4 \Omega$  and  $r2 = 1.0 \Omega$ 

$$G_{LCL}(s) = \frac{L_{o2}C_{o}s^{2} + r_{2}C_{o}s + 1}{L_{o1}L_{o2}Cs^{3} + (r_{1}L_{o2} + r_{2}L_{o1})C_{o}s^{2} + (r_{1}r_{2}C_{o} + L_{o1} + L_{o2})s + r_{1} + r_{2}}e^{-sT_{d}}.$$
(5)



Figure 3: Architecture of the Proposed PV Micro Inverter System Control

| HVS DC link voltage                | 370 V    |
|------------------------------------|----------|
| Switching frequency                | 10.8 kHz |
| Sampling frequency                 | 10.8 kHz |
| Rated output power                 | 210 W    |
| Grid voltage                       | 180      |
| Grid line frequency                | 60 Hz    |
| Filter inductor $(L_{a1}, L_{a2})$ | 8.5 mH   |
| Filter capacitor ( $C_o$ )         | 330 nF   |

TABLE I Full-Bridge Inverter Parameters

From (5), the LC resonance frequency is

$$\omega_r = \sqrt{\frac{r_1 r_2 C_o + L_{o1} + L_{o2}}{L_{o1} L_{o2} C_o}}.$$
 (6)

So as to reduce the switching noises in the sensed inverter current, an analog low-pass filter (7) is placed on the current feedback path

$$F_{\text{LPF}}(s) = \frac{\omega_{\text{fc}}}{s + \omega_{\text{fc}}}.$$
(7)
$$i_{\text{in}} \bigvee [c(1)] \bigoplus [$$

Figure 4: Block Diagram of the Proposed Plug-in Repetitive Controller

The cutoff frequency is selected as  $\omega fc = 4 \times 104$  rad/s. So, by using the zero-order hold discretization scheme, the total plant combining (5) and (7) can be discretized as (8).

$$G_{\rm inv}(z) = \frac{0.00265z^{-2} + 0.00548z^{-3} + 0.00474z^{-4} + 0.00559z^{-5} + 0.000254z^{-6}}{1 + 0.5468z^{-1} - 0.5653z^{-2} - 0.9606z^{-3} + 0.024z^{-4}}$$
(8)

#### Plug-in RC Scheme

The plug-in digital repetitive controller is designed, as shown in Figure 4. The conventional proportional controller with a gain of Kp2 is incorporated to fast dynamics. The RC is then plugged in and functioning in parallel with the proportional controller.  $\varepsilon(z)$  and d(z) represent the tracking error and the repetitive disturbances, respectively. The modified internal model [33], which is represented by the positive feedback loop inside the RC, plays the mainly critical role in the proposed current regulator. z-N is the time delay unit, where N denotes the number of samples in one fundamental period.

In an ideal RC, a unity gain is along the positive feedback path such that all the repetitive errors based on the fundamental period are totally eliminated when the system reaches equilibrium. Then again, in order to attain a sufficient stability margin, a zero-phase low-pass filter is often included rather than the unity gain. This can be understudied by cascading a linear-phase low pass filter Q(z) and a non causal phase lead compensator zk2. zk1 is another non causal phase lead unit, which compensates the phase lag of Ginv(z), particularly, at HFs [21]. Here k1 and k2 both stand for the number of sampling periods. Kr is the constant gain unit that determines the weight of the RC in the whole control system. From Figure 4, the transfer function of the entire plug-in RC current regulator can be described as follows:

$$C_{\rm prc}(z) = \frac{K_r K_{p2} z^{-N} z^{k_1}}{1 - Q(z) z^{k_2} z^{-N}} + K_{p2}.$$
 (9)

### Analysis and Design of the Plug-in RC

$$\varepsilon(z) = \varepsilon(z) z^{-N} \left[ Q(z) z^{k_2} - \frac{K_r K_{p2} z^{k_1} G_{inv}(z)}{1 + K_{p2} G_{inv}(z)} \right] \\ + \left[ \frac{1 - Q(z) z^{k_2} z^{-N}}{1 + K_{p2} G_{inv}(z)} \right] [i_{inv}^*(z) - d(z)]$$
(10)

It is perceptible that a larger Kp2 will result in a smaller tracking error throughout the transient because the second summation term on the right side of (10) is reduced. This accurately explains the function of the proportional control part

Let

$$\begin{split} |H(z)|_{z=e^{j\omega T_{sw2}}} &= \left|Q(z)z^{k_2} - \frac{K_r K_{p2} z^{k_1} G_{\text{inv}}(z)}{1 + K_{p2} G_{\text{inv}}(z)}\right|,\\ &\omega \in \left[0, \frac{\pi}{T_{sw2}}\right] \end{split}$$

In which Tsw2 is also the sampling period A enough condition to meet the stability requirement is

$$\left|H(e^{j\omega T_{\rm sw2}})\right| < 1. \tag{11}$$

At the fundamental and harmonic frequencies, z-N is simply equal to unity. Therefore, the steady-state error can be derived from (10) as follows:

$$|\varepsilon(z)| = |i_{\rm inv}^*(z) - d(z)| \left| \frac{1 - Q(z)z^{k_2}}{[1 + K_{p2}G_{\rm inv}(z)][1 - H(z)]} \right|.$$
(12)

From (11) and (12), the common design criteria of Q(z) for obtaining a good stability as well as a small steady-state error can be recapitulated as:

- Q(z) must have sufficient attenuation at HFs;
- Q(z) must be close to unity in a frequency range, which covers a large number of harmonics; and
- Q(z)zk2 must have a zero phase when Q(z) is close to unity.

www.iaset.us



Figure 5: Bode Plots of Qe(z), Qa(z), and Q(z)

In [24], a fourth-order linear-phase IIR filter has been manufacture for the repetitive voltage controller for UPS systems. Compared with the conventional linear-phase finite impulse response filters used for RC, the linear-phase IIR filter demonstrates a flat gain in the pass band and a large amount faster roll off in the transition band, when the filter order is given [24], [34]. So, it is a good candidate for the repetitive current controller in this paper as well. In practice, Q(z) is synthesized by cascading a second-order elliptic filter Qe(z) and a second-order all-pass phase equalizer Qa(z). Q(z), Qe(z), and Qa(z) are obtained from MATLAB and expressed by (13)–(15)

$$Q(z) = Q_e(z)Q_a(z) \tag{13}$$

$$Q_e(z) = \frac{0.1385 + 0.2564z^{-1} + 0.1385z^{-2}}{1 - 0.7599z^{-1} + 0.2971z^{-2}}$$
(14)

$$Q_a(z) = \frac{0.1019 - 0.6151z^{-1} + z^{-2}}{1 - 0.6151z^{-1} + 0.1019z^{-2}}$$
(15)

The bode plots of Qe(z), Qa(z) and Q(z) are shown in Figure 5. The linear-phase region of Q(z) is from 0 to 1403 Hz (8816 rad/s). In order to balance the phase delay of Q(z) to zero in this region,  $k^2 = 5$  is selected. The maximum pass band gain and the cutoff frequency of Q(z) are 0.9975 and 1670 Hz, correspondingly.

# **BOOST-HALF-BRIDGE CONVERTER CONTROL**

Table 1 review the key parameters of the boost-half bridge dc-dc converter. As aforementioned, the PV voltage is regulated instantly to the command generated by the MPPT function block. The continuous-time control block diagram is shown in Figure 6. High bandwidth proportional-integral control is espouse to track the voltage reference  $\varpi * PV$  and to reduce the double-line-frequency disturbance from the LVS dc link. The capacitor voltage differential feedback is presented for active damping of the input *LC* resonance [48]. Normally, the MPPT function block in a PV converter/inverter system periodically changes the tracking reference of the PV voltage, or the PV current, or the modulation index, or the converter duty cycles. In the majority cases, these periodic perturbations yield step change dynamic responses in power converters. If the converter dynamics are overlooked in the MPPT control, undesirable transient responses such as *LC* oscillation, inrush Current, and magnetic saturation may take place. Accordingly, the conversion efficiency can be deteriorated or even malfunction of the converter may occur.



Figure 6: Block Diagram of the PV Voltage Regulator



Figure 7: a) Half-Bridge Converter Part b) Equivalent Circuit Seen from the LVS Dc Link of (a)

Equations (1) and (2) indicate that  $vc \ 1-vc \ 4$  are varying dynamically in accordance with d1. It is worth noting that the charge and discharge of C1-C4 caused by the odd voltage distribution on the upper capacitors (C1 and C3) and the lower capacitors (C2 and C4) can only be conducted through the transformer magnetizing inductor. Which result, at any time, the charge and discharge rate of C1-C4 must be bounded such that the transformer flux is not saturated. Instinctively, this can be done by either introducing the transformer flux as a state variable into the inner PV voltage regulator or designing the outer MPPT block adaptively. For the sake of control simplicity and low cost, developing a customized MPPT method by sympathetically taking care of the boost-half-bridge converter dynamics would be more attractive.



Figure 8: a) I-V, P-V Curves b) PV Operation Zone Division Based on dPPV/dvPV

#### • Dynamics of the Boost-Half-Bridge Converter

As before discussed, the boost-half-bridge converter can be considered as the integration of two subcircuit topologies: 1) the boost converter and 2) the half-bridge converter. The PV voltage regulator depicted in Figure 6 has ensured that both the steady state and the dynamic response of the boost converter part are fullly care of. Hence, the following analysis will be only concentrated on the dynamics of the half-bridge converter part.

The main role of the half-bridge converter here is to transfer energy from the LVS dc link to the HVS dc link by means of the transformer. But besides that, it also allocates the amount of stored charges on the upper dc-link capacitors (C1 and C3) and the lower dc-link capacitors (C2 and C4). Neglecting the effect of the transformer leakage inductance and power losses at this time, Figure 7 depicts the extracted half bridge converter part and its comparable circuit seen from the LVS dc link. As vdc1 is regulated to a constant dc, the LVS dc link in Figure 7(b) is simply connected to a constant voltage source for approximation. C3 and C4 are both reflected to the transformer primary and combined with C1 and C2. C\_1 and  $C_2$  stand for the equivalent dc-link capacitors, where  $C_1 = C1 + n2C3$  and  $C_2 = C2 + n2C4$ . Lm, im, and  $\lambda m$  indicate the transformer primary magnetizing inductor, dc current, and dc flux linkage,



Figure 9: Flow Chart of the Variable Step-Size MPPT

correspondingly. At the steady state, both *im* and  $\lambda m$  are zero. But once the converter duty cycle d1 is perturbed, *im* and  $\lambda m$  will increase or decrease such that the electric charges can be transferred from  $C_1$  to  $C_2$  or vice versa. According to the

Faraday's law, one has

$$v_{c1}(t)d_1(t) - v_{c2}(t)(1 - d_1(t)) = \frac{d\lambda_m(t)}{dt}.$$
 (16)

Define the duty cycle change rate  $d_1(t) = d(d_1(t))/dt$ . Take derivative on both sides of (16), then

$$v_{\rm dc1}d_1'(t) - \frac{dv_{c2}(t)}{dt} = \frac{d^2\lambda_m(t)}{dt}.$$
 (17)

Furthermore, the capacitor charge and discharge equation can be expressed as follows:

$$(C_1' + C_2')\frac{dv_{c2}(t)}{dt} = i_m(t) = \frac{\lambda_m(t)}{L_m}.$$
 (18)

Plug (18) into (17), then

$$\frac{d^2\lambda_m(t)}{dt} + \frac{\lambda_m(t)}{L_m(C_1' + C_2')} - v_{dc1}d_1'(t) = 0.$$
(19)

Equation (19) illustrates the dynamics of a typical second-order system, where  $d_1(t)$  is the excitation and  $\lambda m(t)$ 

is the response. If d1 is constant initially (at the steady state) and then perturbed by the MPPT operation,  $\lambda m$  will start to oscillate with a frequency of  $1/(2\pi\sqrt{L_m(C'_1+C'_2)})$ . Defining the magnitude of  $\lambda m$  as  $\lambda m/$  and assuming  $d_1(t) = d_1$  as a constant, one has

$$|\lambda_m| = 2v_{\rm dc1}L_m(C_1' + C_2')d_1'.$$
(20)

Assume that  $\lambda m/mx$  is the maximum permissible flux linkage in the transformer for avoidance of the magnetic saturation, and then the constraint for the duty cycle change rate is given by

$$d_1' < \frac{|\lambda_m|_{\max}}{2v_{dc1}L_m(C_1' + C_2')}.$$
(21)

#### • MPPT With a Ramp-Changed Voltage Reference

Usually speaking, Lm and  $(C_1 + C_2)$  are relatively large because of the high permeability of the transformer core and the need energy storage capability of the dc-link capacitors to absorb the double-line-frequency power ripple. So, the constraint given by (21) can barely be satisfied if an MPPT method that produces a step-changed voltage reference is applied. In order to strictly follow (21), a customized MPPT method that periodically generates a ramp-changed voltage reference is developed in this paper.

#### • Variable Step-Size MPPT Algorithm

For simplicity, it is assumed that the PV module is working under the standard irradiance (1000 W/m2) and the room tem- perature (25 oC). Figure 8(a) sketches the operation curves of Sanyo HIT-210N, which best fits the proposed micro inverter. In Figure 8(b), dPPV/dvPV is illustrated. It is attraction mentioning that some MPPT techniques calculate the step size online relying on the instantaneous values of  $\Delta PPV$  and  $\Delta vPV$  in order to make the MPPT more adaptive [3], [36]. Though, the sensed  $\Delta PPV$  and \*vPV are susceptible to noises, chiefly, when they are small. Therefore, an another method is adopted for robustness. Two points SPV1 and SPV2 on the dPPV/dvPV curve are selected to divide the PV operating points into three different zones, as shown in Figure 8(b) In zone 0, PV output power is close to the MPP, where a fine tracking step size is used to move toward the exact MPP. In zones 1 and 2, a larger tracking step size is applied to boost up the tracking speed. The adopted MPPT algorithm is shown in Figure 9. The tracking step sizes in zones 0, 1, and 2 are indicated by  $\Delta v$ ref0,  $\Delta v$ ref1, and  $\Delta v$ ref2, respectively. k denotes the iteration number. In practice,  $\Delta v$ ref0,  $\Delta v$ ref1 and  $\Delta v$ ref2are selected as 0.1, 0.3, and 0.3V, correspondingly.

#### Screenshots PV Voltage & Current



Figure 10

### Grid Voltage & Current



Figure 11

#### **Capacitor Voltages**





#### CONCLUSIONS

This paper presents a novel Repetitive Current control topology for grid-connected boost half- bridge photovoltaic (PV) micro inverter system. A plug-in repetitive current controller was presented and illustrated. The operation principles and dynamics of the boost-half-bridge dc–dc converter were examined and a customized MPPT control method was developed correspondingly. Here the minimal use of semiconductor devices, circuit simplicity, and easy control, the boost-half-bridge PV micro inverter possesses promising features of low cost and high reliability. According to the simulation results, high efficiency (97.0%–98.2%) is obtained with the boost-half-bridge dc–dc converter over a wide operation range. High power factor (>0.99) and low THD (0.9%–2.87%) are attained under both heavy load and light load conditions. Finally, the customized MPPT method that generates a ramp-changed reference for the PV voltage regulation which results a correct and reliable operation of the PV micro inverter system.

### REFERENCES

- 1. S. B. Kjaer, J. K. Pedersen, and F. Blaabjerg, "A review of single-phase grid-connected inverters for photovoltaic modules," *IEEE Trans. Ind. Appl.*, vol. 41, no. 5, pp. 1292–1306, Sep./Oct. 2005.
- 2. Q. Li and P. Wolfs, "A review of the single phase photovoltaic module integrated converter topologies with three different DC link configurations," *IEEE Trans. Power Electron.*, vol. 23, no. 3, pp. 1320–1333, May 2008.
- 3. R. Wai and W. Wang, "Grid-connected photovoltaic generation system," *IEEE Trans. Circuits Syst.-I*, vol. 55, no. 3, pp. 953–963, Apr. 2008.

- 4. M. Andersen and B. Alvsten, "200W low cost module integrated utility interface formodular photovoltaic energy systems," in *Proc. IEEEIECON*, 1995, pp. 572–577.
- Lohner, T. Meyer, and A. Nagel, "A new panel-integratable inverter concept for grid-connected photovoltaic systems," in *Proc. IEEE Int. Symp. Ind. Electron.*, 1996, pp. 827–831.
- D. C. Martins and R. Demonti, "Grid connected PV system using two energy processing stages," in *Proc. IEEE Photovolt. Spec. Conf.*, 2002, pp. 1649–1652.
- T. Shimizu, K. Wada, and N. Nakamura, "Fly back-type single-phase utility interactive inverter with power pulsation decoupling on the dc input for anac photovoltaic module system," *IEEE Trans. Power Electron.*, vol. 21, no. 5, pp. 1264–1272, Sep. 2006.
- 8. N. Kasa, T. Iida, and L. Chen, "Fly back inverter controlled by sensor less current MPPT for photovoltaic power system," *IEEE Trans. Ind. Electron.*, vol. 52, no. 4, pp. 1145–1152, Aug. 2005.
- Q. Li and P. Wolfs, "A current fed two-inductor boost converter with an integrated magnetic structure and passive lossless snubbers for photovoltaic module integrated converter applications," *IEEE Trans. Power Electron.*, vol. 22, no. 1, pp. 309–321, Jan. 2007.
- 10. S. B. Kjaer and F. Blaabjerg, "Design optimization of a single phase inverter for photovoltaic applications," in *Proc. IEEE Power Electron. Spec. Conf.*, 2003, pp. 1183–1190.
- 11. H. Li, F. Z. Peng, and J. S. Lawler, "Modeling, simulation, and experimental verification of soft-switched bi-directional dc-dc converters," in *Proc. IEEE Appl. Power Electron. Conf.*, 2001, pp. 736–742.
- 12. F. Z. Peng, H. Li, G. Su, and J. S. Lawler, "A new ZVS bidirectional DC–DC converter for fuel cell and battery application," *IEEE Trans. Power Electron.*, vol. 19, no. 1, pp. 54–65, Jan. 2004.
- 13. H. Li and F. Z. Peng, "Modeling of a new ZVS bi-directional dc-dcconverter," *IEEE Trans. Aerosp. Electron. Syst.*, vol. 40, no. 1, pp. 272–283, Jan. 2004.
- D. Liu and H. Li, "A ZVS bi-directional DC-DC converter for multiple energy storage elements," *IEEE Trans. Power Electron.*, vol. 21, no. 5, pp. 1513–1517, Sep. 2006.
- 15. C. Yoon, J. Kim, and S. Choi, "Multiphase DC–DC converters using a boost-half-bridge cell for high-voltage and high-power applications," *IEEE Trans. Power Electron.*, vol. 26, no. 2, pp. 381–388, Feb. 2011.
- K. Zhang, Y. Kang, J. Xiong, and J. Chen, "Direct repetitive control of SPWM inverters for UPS purpose," *IEEE Trans. Power Electron.*, vol. 18, no. 3, pp. 784–792, May. 2003.
- 17. Y.-Y. Tzou, S.-L. Jung, and H.-C. Yeh, "Adaptive repetitive control of PWM inverters for very low THD AC-voltage regulation with unknown loads," *IEEE Trans. Power Electron.*, vol. 14, no. 5, pp. 973–981, Sep.1999.
- Y.-Y. Tzou, R.-S. Ou, S.-L. Jung, and M.-Y. Chang, "High-performance programmable AC power source with low harmonic distortion using DSP based repetitive control technique," *IEEE Trans. Power Electron.*, vol. 12, no. 4, pp. 715–725, Jul. 1997.

- K. Zhou and D. Wang, "Digital repetitive learning controller for three phase CVCF PWM inverter," *IEEE Trans. Ind. Electron.*, vol. 48, no. 4,pp. 820–830, Aug. 2001.
- Y. Ye, K. Zhou, B. Zhang, D. Wang, and J. Wang, "High-performance repetitive control of PWM DC-AC converters with real-time phase-lead FIR filter," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 53, no. 8, pp. 768–772, Aug. 2006.
- 21. B. Zhang, D. Wang, K. Zhou, and Y. Wang, "Linear phase lead compensation repetitive control of a CVCF PWM inverter," *IEEE Trans. Ind. Electron.*, vol. 55, no. 5, pp. 1595–1602, Apr. 2008.
- 22. K. Zhou, D. Wang, B. Zhang, and Y. Wang, "Plug-in dual-mode-structure repetitive controller for CVCF PWM inverters," *IEEE Trans. Ind. Electron.*, vol. 56, no. 3, pp. 784–791, Mar. 2009.
- 23. G. Escobar, A. A. Valdez, J. Leyva-Ramos, and P. Mattavelli, "Repetitive based controller for a UPS inverter to compensate unbalance and harmonic distortion," *IEEE Trans. Ind. Electron.*, vol. 54, no. 1, pp. 504–510, Feb.
- S. Jiang, D. Cao, Y. Li, J. Liu, and F. Z. Peng, "Low THD, fast transient, and cost-effective synchronous-frame repetitive controller for three phase UPS inverters," in *Proc. IEEE Energy Convers. Congr. Expo.*, 2011, pp. 2819–2826.
- 25. P. Mattavelli and F. P. Marafao, "Repetitive-based control for selective harmonic compensation in active power filters," *IEEE Trans. Ind. Electron.*, vol. 51, no. 5, pp. 1018–1024, Oct. 2004.
- 26. R. Gri<sup>°</sup>n'o, R. Cardoner, R. Costa-Castell'o, and E. Fossas, "Digital repetitive control of a three-phase four-wire shunt active filter," *IEEE Trans. Ind. Electron.*, vol. 54, no. 3, pp. 1495–1503, Jun. 2007.
- 27. R. Castello, R.Grino, and E. Fossas, "Odd-harmonic digital repetitive control of a single-phase current active filter," *IEEE Trans. Power Electron.*, vol. 19, no. 4, pp. 1060–1068, Jul. 2004.
- G. Escobar, P. G. Hernandez-Briones, P. R. Martinez, M. Hernandez-Gomez, and R. E. Torres-Olguin, "A repetitive-based controller for the compensation of 61 ± 1 harmonic components," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 3150–3158, Aug. 2008.
- 29. G. Escobar, M. Hern'andez-G'omez, P. R. Mart'mez, and M. F. Mart'mez- Montejano, "A repetitive-based controller for a power factor pre compensator," *IEEE Trans. Circuits Syst. I, Regular Papers*, vol. 54, no. 9 pp. 1968–1976, Sep. 2007.
- 30. T. Hornik and Q. C. Zhong, "A current-control strategy for voltage-source inverters in micro grids based on H∞and repetitive control," *IEEE Trans. Power Electron.*, vol. 26, no. 3, pp. 943–952, Mar. 2011.
- X. H. Wu, S. K. Panda, and J. X. Xu, "Design of a plug-in repetitive control scheme for eliminating supply-side current harmonics of three-phase PWM boost rectifier under generalized supply voltage conditions," *IEEE Trans. Power Electron.*, vol. 25, no. 7, pp. 1800–1810, Jul. 2010.
- 32. P. C. Loh, Y. Tang, F. Blaabjerg, and P. Wang, "Mixed-frame and stationary-frame repetitive control schemes for compensating typical load and grid harmonics," *IET Power Electron*, vol. 4, no. 2, pp. 218–226, Feb. 2011.

- 33. B. A. Francis and W. M. Wonham, "The internal model principle for linear multivariable regulators," *Appl. Math. Opt.*, vol. 2, pp. 170–194, 1975.
- L. Li, L. Xie, W. Yan, and Y. C. Soh, "Design of low-order linear-phase IIR filters via orthogonal projection," *IEEE Trans. Signal Process.*, vol. 47, no. 2, pp. 448–457, Feb. 1999.
- 35. E. Koutroulis, K. Kalaitzakis, and N. C. Voulgaris, "Development of a microcontroller-based, photovoltaic maximum power point tracking control system," *IEEE Trans. Power Electron.*, vol. 16, no. 21, pp. 46–54, Jan. 2001.
- 36. K. Abdelsalam, A. M. Massoud, S. Ahmed, and P. Enjeti, "High-performance adaptive perturb and observe MPPT technique for photovoltaic-based micro grids," *IEEE Trans. Power. Electron.*, vol. 26, no. 4, pp. 1010–1021, Apr. 2011.
- 37. N. Femia, G. Petrone, G. Spagnuolo, and M. Vitelli, "Optimization of perturb and observe maximum power point tracking method," *IEEE Trans. Power Electron.*, vol. 20, no. 4, pp. 963–973, Jul. 2005.
- N. Femia, G. Petrone, G. Spagnuolo, and M. Vitelli, "A technique for improving P&O MPPT performances of double-stage grid-connected photovoltaic systems," *IEEE Trans. Ind. Electron.*, vol. 56, no. 11, pp. 4473–4482, Nov. 2009.
- 39. Y.-C. Kuo, T.-J. Liang, and J.-F. Chen, "Novel maximum-power point tracking controller for photovoltaic energy conversion system," *IEEE Trans. Ind. Electron.*, vol. 48, no. 3, pp. 594–601, Jun. 2001.
- 40. Y. H. Lim and D. C. Hamill, "Simple maximum power point tracker for photovoltaic arrays," *Electron. Lett.*, vol. 36, pp. 997–999, May 2000.
- 41. H. Patel and V. Agarwal, "MPPT scheme for a PV-fed single-phase singl estage grid-connected inverter operating in CCM with only one current sensor," *IEEE Trans. Energy Convers.*, vol. 24, no. 1, pp. 256–263, Mar. 2009.
- 42. S. Jain and V. Agarwal, "Comparison of the performance of maximum power point tracking schemes applied to single-stage grid-connected photovoltaic systems," *IET Electr. Power Appl.*, vol. 1, no. 5, pp. 753–762, Sep. 2007.
- T. Esram and P. L. Chapman, "Comparison of photovoltaic array maximum power point tracking techniques," *IEEE Trans. Energy Convers.*, vol. 22, no. 2, pp. 439–449, Jun. 2007.
- 44. E. Twining and D. G. Holmes, "Grid current regulation of a three-phase voltage source inverter with an LCL input filter," *IEEE Trans. Power. Electron.*, vol. 18, no. 3, pp. 888–895, May. 2003.
- 45. G. Shen, D. Xu, L. Cao, and X. Zhu, "An improved control strategy for grid-connected voltage source inverters with an LCL filter," *IEEE Trans. Power Electron.*, vol. 23, no. 4, pp. 1899–1906, Jul. 2008.
- M. Liserre, F. Blaabjerg, and S. Hansen, "Design and control of an LCL filter- based three-phase cctive rectifier," *IEEE Trans. Ind. Appl.*, vol. 41, no. 5, pp. 1281–1291, Sep./Oct. 2005

# **AUTHOR'S DETAILS**



G. Jayakrishna received B. Tech, M. Tech and Ph. D degrees in Electrical Engineering from Jawaharlal Nehru Technological University, Anantapur, India in 1993, 2004 and 2013 respectively. He has 19 years of experience in teaching and industry. Currently he is working as professor in Department of Electrical and Electronics Engineering, Siddharth Institute of Engineering and Technology, Puttur, India. His research interests include Power Quality, Electrical drives and Power Systems.



A. Raja Sekhar completed his B. Tech in Electrical Engineering at Gokul Krishna College of Engineering, Sullurpet, A. P. He is pursuing M. Tech in Power Electronics in Siddarth institute of Engineering and Technology, puttur, A.P.



C R Hemavathi She completed her B. Tech in KSRM Engineering College, Kadapa and she has done her M. Tech specialization. (EPE) in SITAMS. Chittoor. Now she is working as an assistant professor in Electrical Department in Siddhartha institute of Engineering and Technology, puttur, A.P. She has 5 years of Teaching experience.